dc.contributor.author | Mahanti*, P. | |
dc.contributor.author | Jana**, Rabindra Ku | |
dc.date.accessioned | 2013-07-12T12:15:05Z | |
dc.date.available | 2013-07-12T12:15:05Z | |
dc.date.issued | 2007 | |
dc.identifier.uri | http://hdl.handle.net/10570/1944 | |
dc.description.abstract | In this paper, we have proposed a model for design space exploration of a mesh based Network on Chip architecture at system level. The main aim of the paper is, to find the topological mapping of intellectual properties (IPs) into a mesh-based Network on Chip( NoC), to minimize energy and maximum bandwidth requirement. A heuristic technique based on multi-objective genetic algorithm is proposed to obtain an optimal approximation of the pareto-optimal front. We used “manymany” mapping between switch and cores (IPs) instead of “one-one” mapping. The experiments are performed on randomly generated benchmarks and a real application (a M-JPEG encoder) is shown to illustrate the efficiency, accuracy and scalability of the proposed model. | en_US |
dc.language.iso | en | en_US |
dc.publisher | Fountain Publishers Kampala | en_US |
dc.subject | Network-chip | en_US |
dc.subject | Architecture -chip | en_US |
dc.subject | Design space exploration | en_US |
dc.subject | Communication architecture synthesis | en_US |
dc.subject | Communication structure | en_US |
dc.subject | Topological mapping | en_US |
dc.title | Design space exploration of network on chip:a system level approach | en_US |
dc.type | Book chapter | en_US |